Terminal de consulta web

Exploring dynamic duty cycling for energy efficiency in coherent DSP ASIC

Exploring dynamic duty cycling for energy efficiency in coherent DSP ASIC

Lucas Castro, Marcelo Guedes, Jonathas Silveira, Daniel Lazari, Rodrigo Zeli, Rodolfo Azevedo, Victor Araújo, Lucas Wanner

ARTIGO

Inglês

Agradecimentos: The authors acknowledge Lumentum; the State University of Campinas (Unicamp) (research agreement 5663); CNPq (402467/2021-3, 312088/2020-5); FAPESP (2013/08293-7, 2019/26702-8) for the opportunity and funding of this project.

Abstract: In coherent optics transmission systems, the Digital Signal Processor (DSP) Application-Specific Integrated Circuit (ASIC) is the most power hungry part of the optical transceiver. Already in the edge of transistor technology, to achieve the power budget, we must look for opportunities to... Ver mais

FUNDAÇÃO DE AMPARO À PESQUISA DO ESTADO DE SÃO PAULO - FAPESP

2013/08293-7; 2019/26702-8

CONSELHO NACIONAL DE DESENVOLVIMENTO CIENTÍFICO E TECNOLÓGICO - CNPQ

402467/2021-3; 312088/2020-5

Fechado

Exploring dynamic duty cycling for energy efficiency in coherent DSP ASIC

Lucas Castro, Marcelo Guedes, Jonathas Silveira, Daniel Lazari, Rodrigo Zeli, Rodolfo Azevedo, Victor Araújo, Lucas Wanner

										

Exploring dynamic duty cycling for energy efficiency in coherent DSP ASIC

Lucas Castro, Marcelo Guedes, Jonathas Silveira, Daniel Lazari, Rodrigo Zeli, Rodolfo Azevedo, Victor Araújo, Lucas Wanner

    Fontes

    IEEE embedded systems letters (Fonte avulsa)